Please use this identifier to cite or link to this item: http://dx.doi.org/10.25673/120995
Full metadata record
DC FieldValueLanguage
dc.contributor.authorVenkateswarlu, Bollepogu-
dc.contributor.authorAmir, Muhamad Karnoha-
dc.contributor.authorRaivel, Raivel-
dc.contributor.authorMurali, Gudipati-
dc.contributor.authorSateesh, Rayala-
dc.contributor.authorAl Deen, Sameer Hashim Raheem-
dc.date.accessioned2025-11-04T12:09:48Z-
dc.date.available2025-11-04T12:09:48Z-
dc.date.issued2025-07-26-
dc.identifier.urihttps://opendata.uni-halle.de//handle/1981185920/122950-
dc.identifier.urihttp://dx.doi.org/10.25673/120995-
dc.description.abstractDesigning low-power flip-flops with better reliability becomes crucial as the need for energy-efficient and high-performance integrated circuits continues to climb. A Low Power Redundant-Transition-Free True Single-Phase Clock (TSPC) Dual-Edge-Triggering Flip-Flop (DETFF) leveraging a Single-Transistor-Clocked Buffer (STCB) is developed and presented in this work as a new way to deal with these problems. With the goal of improving performance and reducing Low power consumption, the proposed design integrates the TSPC & DETFF optimums. architectures by reducing the number of redundant transitions during clocking and guaranteeing strong dual-edge triggering. An unique Single-Transistor-Clocked Buffer is also used to optimize the clock distribution network, which further contributes to power efficiency. Power consumption, speed, and dependability are some of the performance indicators measured by the flip-flop. These are assessed by comprehensive simulations conducted using technologies usually used in the industry. Testing the suggested architecture against current flip-flop designs shows that it is more efficient and reliable. Not to mention completely changing the game when it comes to low-power digital circuits design, the proposed Low Power Redundant-Transition-Free TSPC DETFF with Single-Transistor-Clocked Buffer has also made a substantial impact as an exciting new direction for future integrated circuits, which will require increased reliability and energy efficiency. Among the most potent building elements of processing in the GPU/AI era is the flip-flop (FF). An STC-based, dual-edge-triggered (DET) FF based on buffers is introduced to solve this problem. In the realm of data testing, STC support is great because it only needs one timed semiconductor and gets rid of all the internal and clock excess changes that other DET methods have. Approval for 22nm FD-SOI CMOS post-format recreations at 10% swapping movement.-
dc.format.extent1 Online-Ressource (11 Seiten)-
dc.language.isoeng-
dc.rights.urihttps://creativecommons.org/licenses/by-sa/4.0/-
dc.subject.ddcDDC::6** Technik, Medizin, angewandte Wissenschaften-
dc.titleLow-Power Redundant-Transition-Free TSPC Dual-Edge-Triggered Flip-Flop with Single-Transistor Clocked Buffer-
local.versionTypepublishedVersion-
local.publisher.universityOrInstitutionHochschule Anhalt-
local.openaccesstrue-
dc.identifier.ppn1939609542-
cbs.publication.displayform2025-
local.bibliographicCitation.year2025-
cbs.sru.importDate2025-11-04T12:08:25Z-
local.bibliographicCitationEnthalten in Proceedings of the 13th International Conference on Applied Innovations in IT - Koethen, Germany : Edition Hochschule Anhalt, 2025-
local.accessrights.dnbfree-
Appears in Collections:International Conference on Applied Innovations in IT (ICAIIT)

Files in This Item:
File Description SizeFormat 
1-6-ICAIIT_2025_13(3).pdf1.54 MBAdobe PDFThumbnail
View/Open